Компоненты  »  Интегральные схемы (ИС)  »  объем памяти  »  ФИФО

Texas Instruments
SN74V215-20PAG

FIFO Mem Sync Dual Depth/Width Uni-Dir 512 x 18 64-Pin TQFP Tray

Цена от 690,95 ₽ до 1 381,89 ₽

Наличие Texas Instruments SN74V215-20PAG на складах.

Склад
Наличие и цена
Америка 2
В наличии до 4307 шт.
MOQ от 100 шт.
Цена от 690,95 ₽ до 1 381,89 ₽
США
На складе 16 шт.
Обновлено 11:23 19.02.2021
1 381,89 ₽ от 1 шт.
921,26 ₽ от 2 шт.
690,95 ₽ от 4 шт.
США
На складе 4307 шт.
Обновлено 09:57 19.02.2021
787,99 ₽ от 1 шт.
772,22 ₽ от 25 шт.
756,47 ₽ от 100 шт.
740,71 ₽ от 500 шт.
724,95 ₽ от 1000 шт.

Технические характеристики Texas Instruments SN74V215-20PAG, атрибуты и параметры.

Тип корпуса / Кейс:
TQFP
Clock Speed:
50.0 MHz (max)
Частота:
50.0 MHz
Lead-Free Status:
Lead Free
Статус жизненного цикла:
Active
Размер памяти:
1125 B
Mounting Style:
Surface Mount
Рабочая Температура:
70.0 °C (max)
Output Current Drive:
-250 µA
Упаковка:
Bulk
Количество выводов:
64
RoHS:
Compliant
Supply Voltage (DC):
3.00 V to 3.60 V
Voltage Nodes:
3.30 V
  • FIFO Mem Sync Dual Depth/Width Uni-Dir 512 x 18 64-Pin TQFP Tray
  • 512 x 18 Synchronous FIFO Memory 64-TQFP 0 to 70
  • FIFO Logic IC
  • Frequency Max:133MHz
  • Напряжение питания Мин .: 3 В
  • Максимальное напряжение питания: 3,6 В
  • Package/Case:64-TQFP
  • Количество контактов: 64
  • Диапазон рабочих температур: от 0 ° C до + 70 ° C
  • Совместимость с ведущим процессом: Да
  • Operating Temp. Max:70°C
  • Соответствует RoHS: Да
  • SYNC FIFO MEMORY, SMD, TQFP64
  • Logic IC function:215-20
  • Logic IC family:V
  • Logic IC Base Number:74215-20
  • Case style:TQFP / 64
  • Диапазон рабочих температур: от 0 ° C до + 70 ° C
  • Base number:74
  • Logic function number:74V215
  • Packaging type:Peel Pack
  • Pins, No. of:64
  • Temp, op. max:70°C
  • Temp, op. min:0°C
  • Temperature range, IC:Commercial
  • Voltage, supply:3.3V
  • The SN74V215, SN74V225, SN74V235, and SN74V245 are very high-speed, low-power CMOS clocked first-in first-out (FIFO) memories. They support clock frequencies up to 133 MHz and have read-access times as fast as 5 ns. These DSP-Sync (TM) FIFO memories feature read and write controls for use in applications such asDSP-to-processor communication, DSP-to-analog front end (AFE) buffering, network, video, and data communications. These are synchronous FIFOs, which means each port employs a synchronous interface. All data transfers through a port are gated to the low-to-high transition of a continuous (free-running) port clock by enable signals. The continuous clocks for each port are independent of one another and can be asynchronous or coincident. The enables for each port are arranged to provide a simple interface between DSPs, microprocessors, and/or buses controlled by a synchronous interface. An output-enable (OE) input controls the 3-state output. The synchronous FIFOs have two fixed flags, empty flag/output ready (EF/OR) and full flag/input ready (FF/IR),and two programmable flags, almost-empty (PAE) and almost-full (PAF). The offset loading of the programmable flags is controlled by a simple state machine, and is initiated by asserting the load pin (LD). Ahalf-full flag (HF) is available when the FIFO is used in a single-device configuration. Two timing modes of operation are possible with these devices: first-word fall-through (FWFT) mode and standard mode. In FWFT mode, the first word written to an empty FIFO is clocked directly to the data output lines after three transitions of the RCLK signal. A read enable (REN) does not have to be asserted for accessing the first word. In standard mode, the first word written to an empty FIFO does not appear on the data output lines unless aspecific read operation is performed. A read operation, which consists of activating REN and enabling a rising RCLK edge, shifts the word from internal memory to the data output lines. These devices are depth expandable, using a daisy-chain technique or FWFT mode. The XI and XO pins areused to expand the FIFOs. In depth-expansion configuration, first load (FL) is grounded on the first device and set to high for all other devices in the daisy chain. The SN74V215, SN74V225, SN74V235, and SN74V245 are characterized for operation from 0oC to 70oC. Copyright (C) 2002, Texas Instruments Incorporated Production DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.

Документы по Texas Instruments SN74V215-20PAG, инструкции, описания, datasheet.

Товары похожие на Texas Instruments SN74V215-20PAG, сравнение характеристик.